Advertisement
vrangan

Litespi issue

Sep 13th, 2023
56
0
Never
Not a member of Pastebin yet? Sign Up, it unlocks many cool features!
text 1.43 KB | None | 0 0
  1. INFO:SoCBusHandler:main_ram added as Bus Slave.
  2. Traceback (most recent call last):
  3. File "/mnt/e/Data/local_github/rtl_tinynx33u/workspace_litex/zephyr-on-litex-vexriscv/make.py", line 233, in <module>
  4. main()
  5. File "/mnt/e/Data/local_github/rtl_tinynx33u/workspace_litex/zephyr-on-litex-vexriscv/make.py", line 204, in main
  6. soc = SoCZephyr(board.soc_cls, **soc_kwargs)
  7. File "/mnt/e/Data/local_github/rtl_tinynx33u/workspace_litex/zephyr-on-litex-vexriscv/soc_zephyr.py", line 193, in SoCZephyr
  8. return _SoCZephyr(**kwargs)
  9. File "/mnt/e/Data/local_github/rtl_tinynx33u/workspace_litex/zephyr-on-litex-vexriscv/soc_zephyr.py", line 73, in __init__
  10. soc_cls.__init__(self,
  11. File "/mnt/e/Data/local_github/rtl_tinynx33u/workspace_litex/litex/litex/tools/litex_export_verilog.py", line 149, in __init__
  12. spiflash_module = getattr(modules, spi_flash_part)(Codes.READ_1_1_4, read_cmds=[Codes.PWRUP_RDID])
  13. File "/mnt/e/Data/local_github/rtl_tinynx33u/workspace_litex/litespi/litespi/spi_nor_flash_module.py", line 177, in __init__
  14. self._configure_chip(default_read_cmd,
  15. File "/mnt/e/Data/local_github/rtl_tinynx33u/workspace_litex/litespi/litespi/spi_nor_flash_module.py", line 144, in _configure_chip
  16. raise ValueError("""\
  17. ValueError: Read command (SpiNorFlashOpCode(code=171, desc='Power up flash and read device ID')) not supported in chip w25q128jv!
  18. vrangan@ASUS-STRIX-B550:/mnt/e/Data/local_github/rtl_tinynx33u$
Advertisement
Add Comment
Please, Sign In to add comment
Advertisement