Advertisement
rajkosto

coreinfo 7700K that has AES-NI

May 1st, 2018
508
0
Never
Not a member of Pastebin yet? Sign Up, it unlocks many cool features!
text 5.73 KB | None | 0 0
  1. Intel(R) Core(TM) i7-7700K CPU @ 4.20GHz
  2. Intel64 Family 6 Model 158 Stepping 9, GenuineIntel
  3. Microcode signature: 0000007C
  4. HTT * Hyperthreading enabled
  5. HYPERVISOR - Hypervisor is present
  6. VMX * Supports Intel hardware-assisted virtualization
  7. SVM - Supports AMD hardware-assisted virtualization
  8. X64 * Supports 64-bit mode
  9.  
  10. SMX - Supports Intel trusted execution
  11. SKINIT - Supports AMD SKINIT
  12.  
  13. NX * Supports no-execute page protection
  14. SMEP * Supports Supervisor Mode Execution Prevention
  15. SMAP * Supports Supervisor Mode Access Prevention
  16. PAGE1GB * Supports 1 GB large pages
  17. PAE * Supports > 32-bit physical addresses
  18. PAT * Supports Page Attribute Table
  19. PSE * Supports 4 MB pages
  20. PSE36 * Supports > 32-bit address 4 MB pages
  21. PGE * Supports global bit in page tables
  22. SS * Supports bus snooping for cache operations
  23. VME * Supports Virtual-8086 mode
  24. RDWRFSGSBASE * Supports direct GS/FS base access
  25.  
  26. FPU * Implements i387 floating point instructions
  27. MMX * Supports MMX instruction set
  28. MMXEXT - Implements AMD MMX extensions
  29. 3DNOW - Supports 3DNow! instructions
  30. 3DNOWEXT - Supports 3DNow! extension instructions
  31. SSE * Supports Streaming SIMD Extensions
  32. SSE2 * Supports Streaming SIMD Extensions 2
  33. SSE3 * Supports Streaming SIMD Extensions 3
  34. SSSE3 * Supports Supplemental SIMD Extensions 3
  35. SSE4a - Supports Streaming SIMDR Extensions 4a
  36. SSE4.1 * Supports Streaming SIMD Extensions 4.1
  37. SSE4.2 * Supports Streaming SIMD Extensions 4.2
  38.  
  39. AES * Supports AES extensions
  40. AVX * Supports AVX intruction extensions
  41. FMA * Supports FMA extensions using YMM state
  42. MSR * Implements RDMSR/WRMSR instructions
  43. MTRR * Supports Memory Type Range Registers
  44. XSAVE * Supports XSAVE/XRSTOR instructions
  45. OSXSAVE * Supports XSETBV/XGETBV instructions
  46. RDRAND * Supports RDRAND instruction
  47. RDSEED * Supports RDSEED instruction
  48.  
  49. CMOV * Supports CMOVcc instruction
  50. CLFSH * Supports CLFLUSH instruction
  51. CX8 * Supports compare and exchange 8-byte instructions
  52. CX16 * Supports CMPXCHG16B instruction
  53. BMI1 * Supports bit manipulation extensions 1
  54. BMI2 * Supports bit manipulation extensions 2
  55. ADX * Supports ADCX/ADOX instructions
  56. DCA - Supports prefetch from memory-mapped device
  57. F16C * Supports half-precision instruction
  58. FXSR * Supports FXSAVE/FXSTOR instructions
  59. FFXSR - Supports optimized FXSAVE/FSRSTOR instruction
  60. MONITOR * Supports MONITOR and MWAIT instructions
  61. MOVBE * Supports MOVBE instruction
  62. ERMSB * Supports Enhanced REP MOVSB/STOSB
  63. PCLMULDQ * Supports PCLMULDQ instruction
  64. POPCNT * Supports POPCNT instruction
  65. LZCNT * Supports LZCNT instruction
  66. SEP * Supports fast system call instructions
  67. LAHF-SAHF * Supports LAHF/SAHF instructions in 64-bit mode
  68. HLE * Supports Hardware Lock Elision instructions
  69. RTM * Supports Restricted Transactional Memory instructions
  70.  
  71. DE * Supports I/O breakpoints including CR4.DE
  72. DTES64 * Can write history of 64-bit branch addresses
  73. DS * Implements memory-resident debug buffer
  74. DS-CPL * Supports Debug Store feature with CPL
  75. PCID * Supports PCIDs and settable CR4.PCIDE
  76. INVPCID * Supports INVPCID instruction
  77. PDCM * Supports Performance Capabilities MSR
  78. RDTSCP * Supports RDTSCP instruction
  79. TSC * Supports RDTSC instruction
  80. TSC-DEADLINE * Local APIC supports one-shot deadline timer
  81. TSC-INVARIANT * TSC runs at constant rate
  82. xTPR * Supports disabling task priority messages
  83.  
  84. EIST * Supports Enhanced Intel Speedstep
  85. ACPI * Implements MSR for power management
  86. TM * Implements thermal monitor circuitry
  87. TM2 * Implements Thermal Monitor 2 control
  88. APIC * Implements software-accessible local APIC
  89. x2APIC * Supports x2APIC
  90.  
  91. CNXT-ID - L1 data cache mode adaptive or BIOS
  92.  
  93. MCE * Supports Machine Check, INT18 and CR4.MCE
  94. MCA * Implements Machine Check Architecture
  95. PBE * Supports use of FERR#/PBE# pin
  96.  
  97. PSN - Implements 96-bit processor serial number
  98.  
  99. PREFETCHW * Supports PREFETCHW instruction
  100.  
  101. Maximum implemented CPUID leaves: 00000016 (Basic), 80000008 (Extended).
  102.  
  103. Logical to Physical Processor Map:
  104. **------ Physical Processor 0 (Hyperthreaded)
  105. --**---- Physical Processor 1 (Hyperthreaded)
  106. ----**-- Physical Processor 2 (Hyperthreaded)
  107. ------** Physical Processor 3 (Hyperthreaded)
  108.  
  109. Logical Processor to Socket Map:
  110. ******** Socket 0
  111.  
  112. Logical Processor to NUMA Node Map:
  113. ******** NUMA Node 0
  114.  
  115. No NUMA nodes.
  116.  
  117. Logical Processor to Cache Map:
  118. **------ Data Cache 0, Level 1, 32 KB, Assoc 8, LineSize 64
  119. **------ Instruction Cache 0, Level 1, 32 KB, Assoc 8, LineSize 64
  120. **------ Unified Cache 0, Level 2, 256 KB, Assoc 4, LineSize 64
  121. --**---- Data Cache 1, Level 1, 32 KB, Assoc 8, LineSize 64
  122. --**---- Instruction Cache 1, Level 1, 32 KB, Assoc 8, LineSize 64
  123. --**---- Unified Cache 1, Level 2, 256 KB, Assoc 4, LineSize 64
  124. ----**-- Data Cache 2, Level 1, 32 KB, Assoc 8, LineSize 64
  125. ----**-- Instruction Cache 2, Level 1, 32 KB, Assoc 8, LineSize 64
  126. ----**-- Unified Cache 2, Level 2, 256 KB, Assoc 4, LineSize 64
  127. ------** Data Cache 3, Level 1, 32 KB, Assoc 8, LineSize 64
  128. ------** Instruction Cache 3, Level 1, 32 KB, Assoc 8, LineSize 64
  129. ------** Unified Cache 3, Level 2, 256 KB, Assoc 4, LineSize 64
  130. ******** Unified Cache 4, Level 3, 8 MB, Assoc 16, LineSize 64
  131.  
  132. Logical Processor to Group Map:
  133. ******** Group 0
Advertisement
Add Comment
Please, Sign In to add comment
Advertisement