Advertisement
Not a member of Pastebin yet?
Sign Up,
it unlocks many cool features!
- [17:41:34] Configuring KUnit Kernel ...
- [17:41:34] Building KUnit Kernel ...
- Populating config with:
- $ make ARCH=x86_64 olddefconfig O=.kunit
- Building with:
- $ make ARCH=x86_64 --jobs=8 O=.kunit
- [17:41:43] Starting KUnit Kernel (1/1)...
- [17:41:43] ============================================================
- Running tests with:
- $ qemu-system-x86_64 -nodefaults -m 1024 -kernel .kunit/arch/x86/boot/bzImage -append 'mem=1G console=tty kunit_shutdown=halt console=ttyS0 kunit_shutdown=reboot' -no-reboot -nographic -serial stdio
- [17:41:44] ============= dml_calcs_bw_fixed (6 subtests) ==============
- [17:41:44] [PASSED] abs_i64_test
- [17:41:44] [PASSED] bw_int_to_fixed_nonconst_test
- [17:41:44] [PASSED] bw_frc_to_fixed_test
- [17:41:44] [PASSED] bw_floor2_test
- [17:41:44] [PASSED] bw_ceil2_test
- [17:41:44] [PASSED] bw_mul_test
- [17:41:44] =============== [PASSED] dml_calcs_bw_fixed ================
- [17:41:44] =========== display_rq_dlg_calc_20 (3 subtests) ============
- [17:41:44] [PASSED] get_bytes_per_element_test
- [17:41:44] [PASSED] is_dual_plane_test
- [17:41:44] [PASSED] get_blk_size_bytes_test
- [17:41:44] ============= [PASSED] display_rq_dlg_calc_20 ==============
- [17:41:44] ============= display_mode_vba_20 (6 subtests) =============
- [17:41:44] [PASSED] dscce_compute_delay_test
- [17:41:44] [PASSED] DSC_compute_delay_test
- [17:41:44] [PASSED] calculate_TWait_test
- [17:41:44] ============= calculate_write_back_delay_test ==============
- [17:41:44] [PASSED] Trivial test
- [17:41:44] [PASSED] High Writeback HRatio and VRatio and zeroed taps
- [17:41:44] [PASSED] Simple Writeback Ratio
- [17:41:44] [PASSED] Non-integer WritebackVRatio with same number of Luma and Chroma taps
- [17:41:44] [PASSED] No Writeback to Chroma Taps
- [17:41:44] [PASSED] No Writeback to Luma Taps
- [17:41:44] [PASSED] High Writeback HRatio and VRatio
- [17:41:44] [PASSED] Increase numeric error by increasing taps' Writeback
- [17:41:44] [PASSED] Turning point of the Writeback HRatio and VRatio
- [17:41:44] [PASSED] Simple Writeback Ratio for 4:4:4 8-bit encoding
- [17:41:44] [PASSED] Non-integer WritebackVRatio with same number of Luma and Chroma taps for 4:4:4 64-bit encoding
- [17:41:44] [PASSED] No Writeback to Chroma Taps for 4:2:0 8-bit encoding
- [17:41:44] [PASSED] No Writeback to Luma Taps for 4:2:0 10-bit encoding
- [17:41:44] [PASSED] Reduce numeric error by decreasing Writeback HRatio and VRatio for 4:4:4 16-bit encoding
- [17:41:44] ========= [PASSED] calculate_write_back_delay_test =========
- [17:41:44] =========== calculate_active_row_bandwidth_test ============
- [17:41:44] [PASSED] Trivial Test
- [17:41:44] [PASSED] Zeroed Bandwidth with non-zeroed values
- [17:41:44] [PASSED] GPUVM enabled and DCC not enabled with 4:2:0 8-bit encoding
- [17:41:44] [PASSED] GPUVM enabled and DCC not enabled with 4:2:0 10-bit encoding
- [17:41:44] [PASSED] GPUVM enabled and DCC not enabled with 4:2:0 12-bit encoding
- [17:41:44] [PASSED] GPUVM enabled and DCC not enabled with 4:4:4 16-bit encoding
- [17:41:44] [PASSED] GPUVM not enabled and DCC enabled with 4:2:0 8-bit encoding
- [17:41:44] [PASSED] GPUVM not enabled and DCC enabled with 4:2:0 10-bit encoding
- [17:41:44] [PASSED] GPUVM not enabled and DCC enabled with 4:2:2 8-bit encoding
- [17:41:44] [PASSED] GPUVM not enabled and DCC enabled with 4:4:4 8-bit encoding
- [17:41:44] [PASSED] GPUVM enabled and DCC enabled with 4:2:0 8-bit encoding
- [17:41:44] [PASSED] GPUVM enabled and DCC enabled with 4:2:0 10-bit encoding
- [17:41:44] [PASSED] GPUVM enabled and DCC enabled with 4:4:4 16-bit encoding
- [17:41:44] [PASSED] GPUVM enabled and DCC enabled with 4:4:4 32-bit encoding
- [17:41:44] ======= [PASSED] calculate_active_row_bandwidth_test =======
- [17:41:44] [PASSED] trunc_to_valid_BPP_test
- [17:41:44] =============== [PASSED] display_mode_vba_20 ===============
- [17:41:44] ================= dc_dmub_srv (1 subtest) ==================
- [17:41:44] ============= populate_subvp_cmd_drr_info_test =============
- [17:41:44] [PASSED] Same Clock Frequency
- [17:41:44] [PASSED] Same Clock Frequency with Prefetch End to Mall Start
- [17:41:44] [PASSED] Same Clock Frequency Not Multiple of 2
- [17:41:44] [PASSED] Different Clock Frequency for smaller h_total and v_total
- [17:41:44] [PASSED] Different Clock Frequency for approximately 1920x1080
- [17:41:44] ======== [PASSED] populate_subvp_cmd_drr_info_test =========
- [17:41:44] =================== [PASSED] dc_dmub_srv ===================
- [17:41:44] ============ dc_basics_fixpt31_32 (5 subtests) =============
- [17:41:44] [PASSED] dc_fixpt_from_int_test
- [17:41:44] [PASSED] dc_fixpt_from_fraction_test
- [17:41:44] [PASSED] dc_fixpt_mul_test
- [17:41:44] [PASSED] dc_fixpt_sqr_test
- [17:41:44] [PASSED] dc_fixpt_recip_test
- [17:41:44] ============== [PASSED] dc_basics_fixpt31_32 ===============
- [17:41:44] ============ dml_display_mode_vba (4 subtests) =============
- [17:41:44] == pclk_adjustment_for_progressive_to_interlace_unit_test ==
- [17:41:44] [PASSED] No active planes
- [17:41:44] [PASSED] Two active planes with no interlaced output
- [17:41:44] [PASSED] Three active planes with one interlaced plane
- [17:41:44] [PASSED] Five active planes with three interlaced planes
- [17:41:44] [PASSED] Eight active planes with five interlaced planes
- [17:41:44] [PASSED] Eight active planes with all planes interlaced
- [17:41:44] [PASSED] Eight active planes with no interlaced plane
- [17:41:44] [PASSED] Eight active planes with no progressive_to_interlace_unit_in_OPP
- [17:41:44] === [PASSED] pclk_adjustment_for_progressive_to_interlace_unit_test ===
- [17:41:44] ============= calculate_256B_block_sizes_test ==============
- [17:41:44] [PASSED] 4:4:4 16-bit encoding with linear swizzle
- [17:41:44] [PASSED] 4:4:4 16-bit encoding with 256B standard swizzle
- [17:41:44] [PASSED] 4:4:4 32-bit encoding with linear swizzle
- [17:41:44] [PASSED] 4:4:4 32-bit encoding with 256B display swizzle
- [17:41:44] [PASSED] 4:4:4 64-bit encoding with linear swizzle
- [17:41:44] [PASSED] 4:4:4 64-bit encoding with 4KB standard swizzle
- [17:41:44] [PASSED] 4:4:4 8-bit encoding with linear swizzle
- [17:41:44] [PASSED] 4:4:4 8-bit encoding with 4KB display swizzle
- [17:41:44] [PASSED] 8-bit mono encoding with linear swizzle
- [17:41:44] [PASSED] 8-bit mono encoding with 64KB standard swizzle
- [17:41:44] [PASSED] 16-bit mono encoding with linear swizzle
- [17:41:44] [PASSED] 16-bit mono encoding with 64KB display swizzle
- [17:41:44] [PASSED] 8-bit 4:2:0 encoding with linear swizzle
- [17:41:44] [PASSED] 8-bit 4:2:0 encoding with VAR standard swizzle
- [17:41:44] [PASSED] 10-bit 4:2:0 encoding with linear swizzle
- [17:41:44] [PASSED] 10-bit 4:2:0 encoding with VAR display swizzle
- [17:41:44] ========= [PASSED] calculate_256B_block_sizes_test =========
- [17:41:44] [PASSED] calculate_min_and_max_prefetch_mode_test
- [17:41:44] ============ calculate_write_back_DISPCLK_test =============
- [17:41:44] [PASSED] Trivial test
- [17:41:44] [PASSED] Simple Writeback Ratio
- [17:41:44] [PASSED] Non-integer WritebackVRatio with same number of Luma and Chroma taps
- [17:41:44] [PASSED] No Writeback to Chroma Taps
- [17:41:44] [PASSED] No Writeback to Luma Taps
- [17:41:44] [PASSED] Reduce numeric error by decreasing pixel clock
- [17:41:44] [PASSED] Increase numeric error by increasing pixel clock
- [17:41:44] [PASSED] Simple Writeback Ratio for 4:4:4 8-bit encoding
- [17:41:44] [PASSED] Non-integer WritebackVRatio with same number of Luma and Chroma taps for 4:4:4 64-bit encoding
- [17:41:44] [PASSED] No Writeback to Chroma Taps for 4:2:0 8-bit encoding
- [17:41:44] [PASSED] No Writeback to Luma Taps for 4:2:0 10-bit encoding
- [17:41:44] [PASSED] Reduce numeric error by decreasing pixel clock for 4:4:4 16-bit encoding
- [17:41:44] [PASSED] Increase numeric error by increasing pixel clock for 4:4:4 16-bit encoding
- [17:41:44] ======== [PASSED] calculate_write_back_DISPCLK_test ========
- [17:41:44] ============== [PASSED] dml_display_mode_vba ===============
- [17:41:44] ================ dml_dcn20_fpu (1 subtest) =================
- [17:41:44] ================ dcn20_cap_soc_clocks_test =================
- [17:41:44] [PASSED] 4-state bounding box clock limits
- [17:41:44] [PASSED] One duplicate clock state
- [17:41:44] [PASSED] Zeroed max clocks
- [17:41:44] ============ [PASSED] dcn20_cap_soc_clocks_test ============
- [17:41:44] ================== [PASSED] dml_dcn20_fpu ==================
- [17:41:44] === dml_dcn20_fpu_dcn21_update_bw_bounding_box_test (1 subtest) ===
- [17:41:44] ============ dcn21_update_bw_bounding_box_test =============
- [17:41:44] [PASSED] 5-entry bounding box clocks table
- [17:41:44] ======== [PASSED] dcn21_update_bw_bounding_box_test ========
- [17:41:44] = [PASSED] dml_dcn20_fpu_dcn21_update_bw_bounding_box_test =
- [17:41:44] ============================================================
- [17:41:44] Testing complete. Passed: 93, Failed: 0, Crashed: 0, Skipped: 0, Errors: 0
- [17:41:44] Elapsed time: 9.829s total, 0.002s configuring, 8.508s building, 0.717s running
Advertisement
Add Comment
Please, Sign In to add comment
Advertisement