Advertisement
rippofunk

Odroid n2+ boot MMC Fail

Aug 25th, 2023 (edited)
39
0
Never
Not a member of Pastebin yet? Sign Up, it unlocks many cool features!
text 7.17 KB | None | 0 0
  1. Debian, 16GB MMC, Switch MMC, UART Log
  2. G12B:BL:6e7c85:2a3b91;FEAT:E0F83180:402000;POC:F;RCY:0;EMMC:0;READ:0;0.
  3. bl2_stage_init 0x01
  4. bl2_stage_init 0x81
  5. hw id: 0x0000 - pwm id 0x01
  6. bl2_stage_init 0xc1
  7. bl2_stage_init 0x02
  8.  
  9. L0:00000000
  10. L1:00000703
  11. L2:0000c067
  12. L3:14000020
  13. B2:00402000
  14. B1:e0f83180
  15.  
  16. TE: 127284
  17.  
  18. BL2 Built : 06:17:13, Jun 28 2019. g12b gf0505d7-dirty - qi.duan@droid13
  19.  
  20. Board ID = 5
  21. Set A53 clk to 24M
  22. Set A73 clk to 24M
  23. Set clk81 to 24M
  24. A53 clk: 1200 MHz
  25. A73 clk: 1200 MHz
  26. CLK81: 166.6M
  27. smccc: 00023967
  28. eMMC boot @ 0
  29. sw8 s
  30. DDR driver_vesion: LPDDR4_PHY_V_0_1_14 build time: Jun 28 2019 06:17:09
  31. board id: 5
  32. Load FIP HDR from eMMC, src: 0x00010200, des: 0xfffd0000, size: 0x00004000, part: 0
  33. fw parse done
  34. Load ddrfw from eMMC, src: 0x00030200, des: 0xfffd0000, size: 0x0000c000, part: 0
  35. Load ddrfw from eMMC, src: 0x0002c200, des: 0xfffd0000, size: 0x00004000, part: 0
  36. PIEI prepare done
  37. fastboot data load
  38. 00000000
  39. emmc switch 1 ok
  40. 00000000
  41. emmc switch 2 ok
  42. fastboot data verify
  43. verify result: 255
  44. Cfg max: 2, cur: 1. Board id: 255. Force loop cfg
  45. DDR4 probe
  46. ddr clk to 1320MHz
  47. Load ddrfw from eMMC, src: 0x00014200, des: 0xfffd0000, size: 0x0000c000, part: 0
  48. 00000000
  49. emmc switch 0 ok
  50. Check phy result
  51. INFO : End of initialization
  52. INFO : End of read enable training
  53. INFO : End of fine write leveling
  54. INFO : End of read dq deskew training
  55. INFO : End of MPR read delay center optimization
  56. INFO : End of Write leveling coarse delay
  57. INFO : End of write delay center optimization
  58. INFO : End of read delay center optimization
  59. INFO : End of max read latency training
  60. INFO : Training has run successfully!
  61. 1D training succeed
  62. Load ddrfw from eMMC, src: 0x00020200, des: 0xfffd0000, size: 0x0000c000, part: 0
  63. Check phy result
  64. INFO : End of initialization
  65. INFO : End of 2D read delay Voltage center optimization
  66. INFO : End of 2D write delay Voltage center optimization
  67. INFO : Training has run successfully!
  68.  
  69. R0_RxClkDly_Margin==82 ps 7
  70. R0_TxDqDly_Margi==94 ps 8
  71.  
  72.  
  73. R1_RxClkDly_Margin==0 ps 0
  74. R1_TxDqDly_Margi==0 ps 0
  75.  
  76. dwc_ddrphy_apb_wr((0<<20)|(2<<16)|(0<<12)|(0xb0):0001
  77. 2D training succeed
  78. auto size-- 65535DDR cs0 size: 2048MB
  79. DDR cs1 size: 2048MB
  80. DMC_DDR_CTRL: 00600024DDR size: 3928MB
  81. cs0 DataBus test pass
  82. cs1 DataBus test pass
  83. cs0 AddrBus test pass
  84. cs1 AddrBus test pass
  85. pre test bdlr_100_average==420 bdlr_100_min==420 bdlr_100_max==420 bdlr_100_cur==420
  86. aft test bdlr_100_average==420 bdlr_100_min==420 bdlr_100_max==420 bdlr_100_cur==420
  87. non-sec scramble use zero key
  88. ddr scramble enabled
  89.  
  90. 100bdlr_step_size ps== 420
  91. result report
  92. boot times 0Enable ddr reg access
  93. 00000000
  94. emmc switch 3 ok
  95. Authentication key not yet programmed
  96. get rpmb counter error 0x00000007
  97. 00000000
  98. emmc switch 0 ok
  99. Load FIP HDR from eMMC, src: 0x00010200, des: 0x01700000, size: 0x00004000, part: 0
  100. Load BL3X from eMMC, src: 0x0003c200, des: 0x0172c000, size: 0x00096600, part: 0
  101. 0.0;M3 CHK:0;cm4_sp_mode 0
  102. E30HDR
  103. MVN_1=0x00000000
  104. MVN_2=0x00000000
  105. [Image: g12b_v1.1.3375-8f9c8a7 2019-01-24 10:44:46 guotai.shen@droid11-sz]
  106. OPS=0x40
  107. ring efuse init
  108. chipver efuse init
  109. 29 0c 40 00 01 0a 0f 00 00 04 34 38 38 4b 43 50
  110. [0.019859 Inits done]
  111. secure task start!
  112. high task start!
  113. low task start!
  114. run into bl31
  115. NOTICE: BL31: v1.3(release):ab8811b
  116. NOTICE: BL31: Built : 15:03:31, Feb 12 2019
  117. NOTICE: BL31: G12A normal boot!
  118. NOTICE: BL31: BL33 decompress pass
  119. ERROR: Error initializing runtime service opteed_fast
  120.  
  121.  
  122. U-Boot 2015.01-g430749a (Mar 29 2021 - 02:02:06)
  123.  
  124. DRAM: 3.5 GiB
  125. Relocation Offset is: d6ef0000
  126. spi_post_bind(spifc): req_seq = 0
  127. register usb cfg[0][1] = 00000000d7f849a8
  128. MMC: aml_priv->desc_buf = 0x00000000d3ee07c0
  129. aml_priv->desc_buf = 0x00000000d3ee2b00
  130. SDIO Port C: 0, SDIO Port B: 1
  131. co-phase 0x3, tx-dly 0, clock 400000
  132. co-phase 0x3, tx-dly 0, clock 400000
  133. co-phase 0x3, tx-dly 0, clock 400000
  134. emmc/sd response timeout, cmd8, status=0x1ff2800
  135. emmc/sd response timeout, cmd55, status=0x1ff2800
  136. co-phase 0x3, tx-dly 0, clock 400000
  137. co-phase 0x1, tx-dly 0, clock 40000000
  138. aml_sd_retry_refix[983]:delay = 0x0,gadjust =0x2000
  139. [mmc_startup] mmc refix success
  140. [mmc_init] mmc init success
  141. In: serial
  142. Out: serial
  143. Err: serial
  144. vpu: error: vpu: check dts: FDT_ERR_BADMAGIC, load default parameters
  145. vpu: driver version: v20190313
  146. vpu: detect chip type: 9
  147. vpu: clk_level default: 7(666667000Hz), max: 7(666667000Hz)
  148. vpu: clk_level = 7
  149. vpu: vpu_power_on
  150. vpu: set_vpu_clk
  151. vpu: set clk: 666667000Hz, readback: 666666667Hz(0x100)
  152. vpu: set_vpu_clk finish
  153. vpu: vpu_module_init_config
  154. vpp: vpp_init
  155. vpp: vpp osd2 matrix rgb2yuv..............
  156. cvbs: cpuid:0x29
  157. cvbs_config_hdmipll_g12a
  158. cvbs_set_vid2_clk
  159. 41831 bytes read in 3 ms (13.3 MiB/s)
  160. [OSD]check dts: FDT_ERR_BADMAGIC, load default fb_addr parameters
  161. [OSD]set initrd_high: 0x3d800000
  162. [OSD]fb_addr for logo: 0x3d800000
  163. [OSD]check dts: FDT_ERR_BADMAGIC, load default fb_addr parameters
  164. [OSD]fb_addr for logo: 0x3d800000
  165. [OSD]VPP_OFIFO_SIZE:0xfff01fff
  166. [CANVAS]canvas init
  167. [CANVAS]addr=0x3d800000 width=3840, height=1440
  168. cvbs: outputmode[1080p60hz] is invalid
  169. vpp: vpp_matrix_update: 2
  170. set hdmitx VIC = 16
  171. config HPLL = 5940000 frac_rate = 1
  172. HPLL: 0x3b3a04f7
  173. HPLL: 0x1b3a04f7
  174. HPLLv1: 0xdb3a04f7
  175. config HPLL done
  176. j = 6 vid_clk_div = 1
  177. hdmitx phy setting done
  178. hdmitx: set enc for VIC: 16
  179. enc_vpu_bridge_reset[1319]
  180. rx version is 1.4 or below div=10
  181. set hdmitx VIC = 16
  182. config HPLL = 5940000 frac_rate = 1
  183. HPLL: 0x3b3a04f7
  184. HPLL: 0x1b3a04f7
  185. HPLLv1: 0xdb3a04f7
  186. config HPLL done
  187. j = 6 vid_clk_div = 1
  188. hdmitx phy setting done
  189. hdmitx: set enc for VIC: 16
  190. enc_vpu_bridge_reset[1319]
  191. rx version is 1.4 or below div=10
  192. [OSD]osd_hw.free_dst_data: 0,1919,0,1079
  193. Net: dwmac.ff3f0000
  194. syntax error
  195. Hit Enter or space or Ctrl+C key to stop autoboot -- : 0
  196. ## Attempting fetch boot.ini in mmc:0...
  197. ** File not found boot.ini **
  198. ## Executing script at 04000000
  199. Wrong image format for "source" command
  200. ## Attempting fetch boot.scr in mmc:0...
  201. 4225 bytes read in 1 ms (4 MiB/s)
  202. ## Executing script at 04000000
  203. 203 bytes read in 2 ms (98.6 KiB/s)
  204. ini: Imported overlay_resize as 16384
  205. ini: Imported overlay_profile as
  206. ini: Imported overlays as spi0 i2c0 i2c1
  207. 78642 bytes read in 8 ms (9.4 MiB/s)
  208. 464 bytes read in 8 ms (56.6 KiB/s)
  209. ** File not found dtbs/5.15.0-odroid-arm64/amlogic/overlays/odroidn2/i2c0.dtbo **
  210. ** File not found dtbs/5.15.0-odroid-arm64/amlogic/overlays/odroidn2/i2c1.dtbo **
  211. 11542470 bytes read in 320 ms (34.4 MiB/s)
  212. Uncompressed size: 27852808 = 0x1A90008
  213. 7245311 bytes read in 201 ms (34.4 MiB/s)
  214. Booting Debian 5.15.0-odroid-arm64 from mmc 0:...
  215. libfdt fdt_path_offset() returned FDT_ERR_NOTFOUND
  216. [rsvmem] fdt get prop fail.
  217. active_slot is <NULL>
  218. Unknown command 'store' - try 'help'
  219. No dtbo patitions found
  220. load dtb from 0x1000000 ......
  221. ## Flattened Device Tree blob at 20000000
  222. Booting using the fdt blob at 0x20000000
  223. No valid dtbo image found
  224. libfdt fdt_path_offset() returned FDT_ERR_NOTFOUND
  225. [rsvmem] fdt get prop fail.
  226. reserving fdt memory region: addr=20000000 size=2a000
  227. Loading Ramdisk to 3d117000, end 3d7ffdff ... OK
  228. Loading Device Tree to 000000001ffd3000, end 000000001fffffff ... OK
  229.  
  230. Starting kernel ...
  231.  
  232. uboot time: 7727859 us
  233.  
Advertisement
Add Comment
Please, Sign In to add comment
Advertisement