Guest User

Untitled

a guest
Oct 26th, 2012
211
0
Never
Not a member of Pastebin yet? Sign Up, it unlocks many cool features!
text 6.24 KB | None | 0 0
  1.  
  2. # ##############################################################################
  3. # Created by Base System Builder Wizard for Xilinx EDK 14.2 Build EDK_P.28xd
  4. # Fri Oct 26 09:08:09 2012
  5. # Target Board: xilinx.com zc702 Rev C
  6. # Family: zynq
  7. # Device: xc7z020
  8. # Package: clg484
  9. # Speed Grade: -1
  10. # ##############################################################################
  11. PARAMETER VERSION = 2.1.0
  12.  
  13.  
  14. PORT LEDs_4Bits_TRI_IO = LEDs_4Bits_TRI_IO, DIR = O, VEC = [3:0]
  15. PORT GPIO_SW_TRI_IO = GPIO_SW_TRI_IO, DIR = IO
  16. PORT processing_system7_0_MIO = processing_system7_0_MIO, DIR = IO, VEC = [53:0]
  17. PORT processing_system7_0_PS_SRSTB = processing_system7_0_PS_SRSTB, DIR = I
  18. PORT processing_system7_0_PS_CLK = processing_system7_0_PS_CLK, DIR = I, SIGIS = CLK
  19. PORT processing_system7_0_PS_PORB = processing_system7_0_PS_PORB, DIR = I
  20. PORT processing_system7_0_DDR_Clk = processing_system7_0_DDR_Clk, DIR = IO, SIGIS = CLK
  21. PORT processing_system7_0_DDR_Clk_n = processing_system7_0_DDR_Clk_n, DIR = IO, SIGIS = CLK
  22. PORT processing_system7_0_DDR_CKE = processing_system7_0_DDR_CKE, DIR = IO
  23. PORT processing_system7_0_DDR_CS_n = processing_system7_0_DDR_CS_n, DIR = IO
  24. PORT processing_system7_0_DDR_RAS_n = processing_system7_0_DDR_RAS_n, DIR = IO
  25. PORT processing_system7_0_DDR_CAS_n = processing_system7_0_DDR_CAS_n, DIR = IO
  26. PORT processing_system7_0_DDR_WEB_pin = processing_system7_0_DDR_WEB, DIR = O
  27. PORT processing_system7_0_DDR_BankAddr = processing_system7_0_DDR_BankAddr, DIR = IO, VEC = [2:0]
  28. PORT processing_system7_0_DDR_Addr = processing_system7_0_DDR_Addr, DIR = IO, VEC = [14:0]
  29. PORT processing_system7_0_DDR_ODT = processing_system7_0_DDR_ODT, DIR = IO
  30. PORT processing_system7_0_DDR_DRSTB = processing_system7_0_DDR_DRSTB, DIR = IO, SIGIS = RST
  31. PORT processing_system7_0_DDR_DQ = processing_system7_0_DDR_DQ, DIR = IO, VEC = [31:0]
  32. PORT processing_system7_0_DDR_DM = processing_system7_0_DDR_DM, DIR = IO, VEC = [3:0]
  33. PORT processing_system7_0_DDR_DQS = processing_system7_0_DDR_DQS, DIR = IO, VEC = [3:0]
  34. PORT processing_system7_0_DDR_DQS_n = processing_system7_0_DDR_DQS_n, DIR = IO, VEC = [3:0]
  35. PORT processing_system7_0_DDR_VRN = processing_system7_0_DDR_VRN, DIR = IO
  36. PORT processing_system7_0_DDR_VRP = processing_system7_0_DDR_VRP, DIR = IO
  37.  
  38.  
  39. BEGIN axi_interconnect
  40. PARAMETER INSTANCE = axi4lite_0
  41. PARAMETER HW_VER = 1.06.a
  42. PARAMETER C_INTERCONNECT_CONNECTIVITY_MODE = 0
  43. PORT interconnect_aclk = processing_system7_0_FCLK_CLK0
  44. PORT INTERCONNECT_ARESETN = processing_system7_0_M_AXI_GP0_ARESETN
  45. END
  46.  
  47. BEGIN axi_gpio
  48. PARAMETER INSTANCE = LEDs_4Bits
  49. PARAMETER HW_VER = 1.01.b
  50. PARAMETER C_GPIO_WIDTH = 4
  51. PARAMETER C_ALL_INPUTS = 0
  52. PARAMETER C_INTERRUPT_PRESENT = 0
  53. PARAMETER C_IS_DUAL = 0
  54. PARAMETER C_BASEADDR = 0x41200000
  55. PARAMETER C_HIGHADDR = 0x4120ffff
  56. BUS_INTERFACE S_AXI = axi4lite_0
  57. PORT S_AXI_ACLK = processing_system7_0_FCLK_CLK0
  58. PORT GPIO_IO_O = LEDs_4Bits_TRI_IO
  59. END
  60.  
  61. BEGIN axi_gpio
  62. PARAMETER INSTANCE = GPIO_SW
  63. PARAMETER HW_VER = 1.01.b
  64. PARAMETER C_GPIO_WIDTH = 1
  65. PARAMETER C_ALL_INPUTS = 1
  66. PARAMETER C_INTERRUPT_PRESENT = 0
  67. PARAMETER C_IS_DUAL = 0
  68. PARAMETER C_BASEADDR = 0x41220000
  69. PARAMETER C_HIGHADDR = 0x4122ffff
  70. BUS_INTERFACE S_AXI = axi4lite_0
  71. PORT S_AXI_ACLK = processing_system7_0_FCLK_CLK0
  72. PORT GPIO_IO = GPIO_SW_TRI_IO
  73. END
  74.  
  75. BEGIN processing_system7
  76. PARAMETER INSTANCE = processing_system7_0
  77. PARAMETER HW_VER = 4.01.a
  78. PARAMETER C_DDR_RAM_HIGHADDR = 0x1FFFFFFF
  79. PARAMETER C_USE_M_AXI_GP0 = 1
  80. PARAMETER C_EN_EMIO_CAN0 = 0
  81. PARAMETER C_EN_EMIO_CAN1 = 0
  82. PARAMETER C_EN_EMIO_ENET0 = 0
  83. PARAMETER C_EN_EMIO_ENET1 = 0
  84. PARAMETER C_EN_EMIO_I2C0 = 0
  85. PARAMETER C_EN_EMIO_I2C1 = 0
  86. PARAMETER C_EN_EMIO_PJTAG = 0
  87. PARAMETER C_EN_EMIO_SDIO0 = 0
  88. PARAMETER C_EN_EMIO_CD_SDIO0 = 0
  89. PARAMETER C_EN_EMIO_WP_SDIO0 = 0
  90. PARAMETER C_EN_EMIO_SDIO1 = 0
  91. PARAMETER C_EN_EMIO_CD_SDIO1 = 0
  92. PARAMETER C_EN_EMIO_WP_SDIO1 = 0
  93. PARAMETER C_EN_EMIO_SPI0 = 0
  94. PARAMETER C_EN_EMIO_SPI1 = 0
  95. PARAMETER C_EN_EMIO_SRAM_INT = 0
  96. PARAMETER C_EN_EMIO_TRACE = 0
  97. PARAMETER C_EN_EMIO_TTC0 = 1
  98. PARAMETER C_EN_EMIO_TTC1 = 0
  99. PARAMETER C_EN_EMIO_UART0 = 0
  100. PARAMETER C_EN_EMIO_UART1 = 0
  101. PARAMETER C_EN_EMIO_MODEM_UART0 = 0
  102. PARAMETER C_EN_EMIO_MODEM_UART1 = 0
  103. PARAMETER C_EN_EMIO_WDT = 0
  104. PARAMETER C_EN_QSPI = 1
  105. PARAMETER C_EN_SMC = 0
  106. PARAMETER C_EN_CAN0 = 0
  107. PARAMETER C_EN_CAN1 = 0
  108. PARAMETER C_EN_ENET0 = 1
  109. PARAMETER C_EN_ENET1 = 0
  110. PARAMETER C_EN_I2C0 = 0
  111. PARAMETER C_EN_I2C1 = 0
  112. PARAMETER C_EN_PJTAG = 0
  113. PARAMETER C_EN_SDIO0 = 1
  114. PARAMETER C_EN_SDIO1 = 0
  115. PARAMETER C_EN_SPI0 = 0
  116. PARAMETER C_EN_SPI1 = 0
  117. PARAMETER C_EN_TRACE = 0
  118. PARAMETER C_EN_TTC0 = 1
  119. PARAMETER C_EN_TTC1 = 0
  120. PARAMETER C_EN_UART0 = 0
  121. PARAMETER C_EN_UART1 = 1
  122. PARAMETER C_EN_MODEM_UART0 = 0
  123. PARAMETER C_EN_MODEM_UART1 = 0
  124. PARAMETER C_EN_USB0 = 1
  125. PARAMETER C_EN_USB1 = 0
  126. PARAMETER C_EN_WDT = 0
  127. PARAMETER C_EN_DDR = 1
  128. PARAMETER C_EN_GPIO = 1
  129. PARAMETER C_FCLK_CLK0_FREQ = 96461533
  130. PARAMETER C_FCLK_CLK1_FREQ = 156750000
  131. PARAMETER C_FCLK_CLK2_FREQ = 50160000
  132. PARAMETER C_FCLK_CLK3_FREQ = 50160000
  133. BUS_INTERFACE M_AXI_GP0 = axi4lite_0
  134. PORT MIO = processing_system7_0_MIO
  135. PORT PS_SRSTB = processing_system7_0_PS_SRSTB
  136. PORT PS_CLK = processing_system7_0_PS_CLK
  137. PORT PS_PORB = processing_system7_0_PS_PORB
  138. PORT DDR_Clk = processing_system7_0_DDR_Clk
  139. PORT DDR_Clk_n = processing_system7_0_DDR_Clk_n
  140. PORT DDR_CKE = processing_system7_0_DDR_CKE
  141. PORT DDR_CS_n = processing_system7_0_DDR_CS_n
  142. PORT DDR_RAS_n = processing_system7_0_DDR_RAS_n
  143. PORT DDR_CAS_n = processing_system7_0_DDR_CAS_n
  144. PORT DDR_WEB = processing_system7_0_DDR_WEB
  145. PORT DDR_BankAddr = processing_system7_0_DDR_BankAddr
  146. PORT DDR_Addr = processing_system7_0_DDR_Addr
  147. PORT DDR_ODT = processing_system7_0_DDR_ODT
  148. PORT DDR_DRSTB = processing_system7_0_DDR_DRSTB
  149. PORT DDR_DQ = processing_system7_0_DDR_DQ
  150. PORT DDR_DM = processing_system7_0_DDR_DM
  151. PORT DDR_DQS = processing_system7_0_DDR_DQS
  152. PORT DDR_DQS_n = processing_system7_0_DDR_DQS_n
  153. PORT DDR_VRN = processing_system7_0_DDR_VRN
  154. PORT DDR_VRP = processing_system7_0_DDR_VRP
  155. PORT FCLK_CLK0 = processing_system7_0_FCLK_CLK0
  156. PORT M_AXI_GP0_ARESETN = processing_system7_0_M_AXI_GP0_ARESETN
  157. PORT M_AXI_GP0_ACLK = processing_system7_0_FCLK_CLK0
  158. END
Advertisement
Add Comment
Please, Sign In to add comment